

# Digital System Design

**Hajar Falahati** 

hfalahati@ipm.ir
hfalahati@ce.sharif.edu

### Combinational Logic & Verilog

- Combinational Logic
  - Use always block + "blocking" assignments
    - Normally for high-complexity Comb. Logic
    - When output depends on several conditions, which requires if-else
- Sequential Logic
  - Can only be realized using an always block
  - When using the always block for the sequential Logic, "Non-blocking" assignments are used

### FSM Code Structure

- Mealy
  - Output depends on input
  - Output declared as reg

- Moore
  - Output does not depends on input
  - Output declared as wire

Moore

#### Mealy



**NS Calculation** 

**CS Calculation** 

Output Calculation





### Function vs. Task

| Functions                                                                             | Tasks                                                                                              |
|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| A function can enable another function but not another task.                          | A task can enable other tasks and functions.                                                       |
| Functions always execute in 0 simulation time.                                        | Tasks may execute in non-zero simulation time.                                                     |
| Functions must not contain any delay, event, or timing control statements.            | Tasks may contain delay, event, or timing control statements.                                      |
| Functions must have at least one input argument. They can have more than one input.   | Tasks may have zero or more arguments of type input, output, or inout.                             |
| unctions always return a single value.<br>They cannot have output or inout arguments. | Tasks do not return with a value, but can pass multiple values through output and inout arguments. |

### Outline

Timing

Testbench



# Tradeoffs in Circuit Design

#### Circuit Design is a Tradeoff Between:

- Area
  - Circuit area is proportional to the cost of the device
- Speed / Throughput
  - We want faster, more capable circuits
- Power / Energy
  - Mobile devices need to work with a limited power supply
  - High performance devices dissipate more than 100 W/cm<sup>2</sup>
- Design Time
  - Designers are expensive in time and money
  - The competition will not wait for you

## Requirements and Goals Depend On Application



### Circuit Timing

- Until now, we investigated logical functionality
- What about timing?
  - How fast is a circuit?
  - How can we make a circuit faster?
  - What happens if we run a circuit too fast?

 A design that is logically correct can still fail because of real-world implementation issues!

# Combinational Circuit Timing

### Digital Logic Abstraction

- "Digital logic" is a convenient abstraction
  - Output changes *immediately* with the input





### Combinational Circuit Delay

- In reality, outputs are delayed from inputs
  - Transistors take a finite amount of time to switch





### Real Inverter Delay Example



### Circuit Delay and Its Variation

- Delay is fundamentally caused by
  - Capacitance and resistance in a circuit

- Anything affecting these quantities can change delay:
  - Rising (i.e., 0 -> 1) vs. falling (i.e., 1 -> 0) inputs
  - Different inputs have different delays
  - Changes in environment (e.g., temperature)
  - Aging of the circuit
- We have a range of possible delays from input to output

### Delays from Input to Output

- Contamination delay (t<sub>cd</sub>): delay until Y starts changing
- Propagation delay (t<sub>pd</sub>): delay until Y finishes changing

**Example Circuit** 



Effect of Changing Input 'A'



Cross-hatching means value is changing

### Calculating Long/Short Paths

We care about both the longest and shortest paths in a circuit



Critical (Longest) Path:  $t_{pd} = 2 t_{pd\_AND} + t_{pd\_OR}$ 

Shortest Path:  $t_{cd} = t_{cd\_AND}$ 

# Example t<sub>pd</sub> for a Real NAND-2 Gate





| Symbol          | Parameter         | Conditions                                      | 25 °C |          |     | -40 °C to +125 °C |                 | Unit |
|-----------------|-------------------|-------------------------------------------------|-------|----------|-----|-------------------|-----------------|------|
|                 |                   |                                                 | Min   | Тур      | Max | Max<br>(85 °C)    | Max<br>(125 °C) |      |
| 74HC00          |                   |                                                 |       | <u>'</u> |     |                   |                 |      |
| t <sub>pd</sub> | propagation delay | nA, nB to nY; see Figure 6                      |       |          |     |                   |                 |      |
|                 |                   | V <sub>CC</sub> = 2.0 V                         | -     | 25       | -   | 115               | 135             | ns   |
|                 |                   | V <sub>CC</sub> = 4.5 V                         | -     | 9        | -   | 22                | 27              | ns   |
|                 |                   | V <sub>CC</sub> = 5.0 V; C <sub>L</sub> = 15 pF | -     | 7        |     | -                 | -               | ns   |
|                 |                   | V <sub>CC</sub> = 6.0 V                         | -     | 7        | -   | 20                | 23              | ns   |

Heavy dependence on voltage and temperature!

## Example Worst-Case tpd

• Two different implementations of a 4:1 multiplexer

#### **Gate Delays**

| Gate                   | t <sub>pd</sub> (ps) |
|------------------------|----------------------|
| NOT                    | 30                   |
| 2-input AND            | 60                   |
| 3-input AND            | 80                   |
| 4-input OR             | 90                   |
| tristate (A to Y)      | 50                   |
| tristate (enable to Y) | 35                   |

**Implementation 1** 



Implementation 2  $\frac{Implementation 2}{S_1 S_0}$ 



**Different designs** lead to very **different delays** 

### Example Worst-Case t<sub>pd</sub>

Two different implementations of a 4:1 multiplexer

#### **Gate Delays**

| Gate                   | t <sub>pd</sub> (ps) |
|------------------------|----------------------|
| NOT                    | 30                   |
| 2-input AND            | 60                   |
| 3-input AND            | 80                   |
| 4-input OR             | 90                   |
| tristate (A to Y)      | 50                   |
| tristate (enable to Y) | 35                   |

**Different designs** lead to very **different delays** 

#### **Implementation 1**



$$t_{pd\_sy} = t_{pd\_INV} + t_{pd\_AND3} + t_{pd\_OR4}$$
  
= 30 ps + 80 ps + 90 ps  
= 200 ps  
 $t_{pd\_dy} = t_{pd\_AND3} + t_{pd\_OR4}$ 

= 170 ps

 $t_{pd\_sy} = t_{pd\_INV} + t_{pd\_AND2} + t_{pd\_TRI\_SY}$  = 30 ps + 60 ps + 35 ps = 125 ps  $t_{pd\_dy} = t_{pd\_TRI\_AY}$  = 50 ps

### $\underline{\underset{s_1}{\text{Implementation 2}}}$



### Calculating Long/Short Paths

- It's not always this easy to determine the long/short paths!
  - Not all input transitions affect the output
  - Can have multiple different paths from an input to output
- In reality, circuits are not all built equally
  - Different instances of the same gate have different delays
  - Wires have nonzero delay (increasing with length)
  - Temperature/voltage affect circuit speeds
    - Not all circuit elements are affected the same way
    - Can even change the critical path!
- Designers assume "worst-case" conditions and run many statistical simulations to balance yield/performance

# Combinational Timing Summary

- Circuit outputs change some time after the inputs change
  - Delay is dependent on inputs, environmental state, etc.

- The range of possible delays is characterized by:
  - Contamination delay (t<sub>cd</sub>): minimum possible delay
  - Propagation delay (t<sub>pd</sub>): maximum possible delay
- Delays change with:
  - Circuit design (e.g., topology, materials)
  - Operating conditions

## Sequential Circuit Timing

### Recall: D Flip-Flop

- Flip-flop samples D at the active clock edge
  - It outputs the sampled value to Q
  - It "stores" the sampled value until the next active clock edge



- The D flip-flop is made from combinational elements
- D, Q, CLK all have timing requirements!

# D Flip-Flop Input Timing Constraints

D must be stable when sampled (i.e., at active clock edge)



- Setup time (t<sub>setup</sub>):
  - Time before the clock edge that data must be stable (i.e. not changing)
- Hold time (t<sub>hold</sub>):
  - Time after the clock edge that data must be stable
- Aperture time (t<sub>a</sub>):
  - Time around clock edge that data must be stable (t<sub>a</sub> = t<sub>setup</sub> + t<sub>hold</sub>)

# Violating Input Timing: Metastability

- If D is changing when sampled, metastability can occur
  - Flip-flop output is stuck somewhere between '1' and '0'
  - Output eventually settles non-deterministically

Example Timing CLK
Violations (NAND
RS Latch)



### Flip-Flop Output Timing



- Contamination delay clock-to-q (t<sub>ccq</sub>):
  - Earliest time after the clock edge that Q starts to change (i.e., is unstable)
- Propagation delay clock-to-q (t<sub>pcq</sub>):
  - Latest time after the clock edge that Q stops changing (i.e., is stable)

# Recall: Sequential System Design



• Multiple flip-flops are connected with combinational logic Clock runs with period  $T_c$  (cycle time)

Must meet timing requirements for both R1 and R2!

# Ensuring Correct Sequential Operation

- Need to ensure correct input timing on R2
- Specifically, D2 must be stable:
  - at least t<sub>setup</sub> before the clock edge
  - at least until thold after the clock edge



# Ensuring Correct Sequential Operation

 This means there is both a minimum and maximum delay between two flip-flops

# Ensuring Correct Sequential Operation: FAST CL

- This means there is both a minimum and maximum delay between two flip-flops
- CL too fast -> R2 t<sub>hold</sub> violation



# Ensuring Correct Sequential Operation: FAST CL

- This means there is both a minimum and maximum delay between two flip-flops
- CL too fast -> R2 t<sub>hold</sub> violation



# Ensuring Correct Sequential Operation: FAST CL

This means there is both a minimum and maximum delay between two flip-flops

Potential



# Ensuring Correct Sequential Operation: SLOW CL

- This means there is both a minimum and maximum delay between two flip-flops
- CL too slow -> R2 t<sub>setup</sub> violation



# Ensuring Correct Sequential Operation: SLOW CL

- This means there is both a minimum and maximum delay between two flip-flops
- CL too slow -> R2 t<sub>setup</sub> violation



# Ensuring Correct Sequential Operation: SLOW CL

• This means there is both a minimum and maximum delay between two flip-flops **Potential**  CL too slow -> R2 t<sub>setup</sub> violation R2 t<sub>SETUP</sub> VIOLATION! CLK Q1 R2 R1 (a) CLK Q1 D2 (b)

# Ensuring Correct Sequential Operation

- This means there is both a minimum and maximum delay between two flip-flops
- CL too fast -> R2 t<sub>hold</sub> violation
- CL too slow -> R2 t<sub>setup</sub> violation



- Safe timing depends on the maximum delay from R1 to R2
- The input to R2 must be stable at least  $t_{\text{setup}}$  before the clock edge.



- •Safe timing depends on the maximum delay from R1 to R2
- •The input to R2 must be stable at least  $t_{\text{setup}}$  before the clock edge.



- •Safe timing depends on the maximum delay from R1 to R2
- •The input to R2 must be stable at least  $t_{\text{setup}}$  before the clock edge.



- •Safe timing depends on the maximum delay from R1 to R2
- •The input to R2 must be stable at least  $t_{\text{setup}}$  before the clock edge.



- •Safe timing depends on the maximum delay from R1 to R2
- •The input to R2 must be stable at least  $t_{\text{setup}}$  before the clock edge.



- •Safe timing depends on the maximum delay from R1 to R2
- •The input to R2 must be stable at least  $t_{\text{setup}}$  before the clock edge.





Sequencing overhead: amount of time wasted each cycle due to sequencing element timing requirements

## t<sub>setup</sub> Constraint and Design Performance

Critical path: path with the longest t<sub>pd</sub>

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$



- Overall design performance is determined by the critical path tpd
  - Determines the minimum clock period (i.e., max operating frequency)
  - If the critical path is too long, the design will run slowly
  - If critical path is too **short**, each cycle will do very **little useful work** 
    - i.e., most of the cycle will be wasted in sequencing overhead

- Safe timing depends on the minimum delay from R1 to R2
- D2 (i.e., R2 input) must be stable for at least  $t_{\text{hold}}$  after the clock edge Must not change until



Safe timing depends on the minimum delay from R1 to R2

D2 (i.e., R2 input) must be stable for at least  $t_{hold}$  after the clock edge



Safe timing depends on the minimum delay from R1 to R2

D2 (i.e., R2 input) must be stable for at least  $t_{hold}$  after the clock edge



$$t_{ccq} + t_{cd} > t_{hold}$$

Safe timing depends on the minimum delay from R1 to R2

D2 (i.e., R2 input) must be stable for at least  $t_{hold}$  after the clock edge



$$t_{ccq} + t_{cd} > t_{hold}$$

$$t_{cd} > t_{hold} - t_{ccq}$$

We need to have a **minimum** combinational delay!

Safe timing depends on the minimum delay from R1 to R2

D2 (i.e., R2 input) must be stable for at least  $t_{hold}$  after the clock edge





Does **NOT** depend on  $T_c$ !



**Very hard** to fix **t**<sub>hold</sub> violations after manufacturing- must modify circuits!

## Sequential Timing Summary

 $\begin{array}{c|c} t_{ccq} \ / \ t_{pcq} & clock-to-q \ delay \ (contamination/propagation) \\ \hline t_{cd} \ / \ t_{pd} & combinational \ logic \ delay \ (contamination/propagation) \\ \hline t_{setup} & time \ that \ FF \ inputs \ must \ be \ stable \ before \ next \ clock \ edge \\ \hline t_{hold} & time \ that \ FF \ inputs \ must \ be \ stable \ after \ a \ clock \ edge \\ \hline T_c & clock \ period \\ \hline \textit{CLK} & \textit{CLK} \\ \end{array}$ 





$$t_{ccq}$$
 = 30 ps
 $t_{pcq}$  = 50 ps
 $t_{setup}$  = 60 ps
 $t_{hold}$  = 90 ps
 $t_{pd}$  = 35 ps
 $t_{cd}$  = 25 ps



#### **Timing Characteristics**





#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$
 $T_c > f_{max} = 1/T_c =$ 

#### **Check hold time constraints:**

$$t_{\text{ccq}} + t_{cd} > t_{\text{hold}}$$
?



#### **Timing Characteristics**

$$t_{ccq}$$
 = 30 ps  
 $t_{pcq}$  = 50 ps  
 $t_{setup}$  = 60 ps  
 $t_{hold}$  = 70 ps  
 $t_{pd}$  = 35 ps  
 $t_{cd}$  = 25 ps

#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$

$$T_c >$$

 $t_{cd} =$ 

#### **Check hold time constraints:**

er gate

$$t_{\text{ccq}} + t_{cd} > t_{\text{hold}}$$
?



#### **Timing Characteristics**

$$t_{ccq}$$
 = 30 ps

$$t_{pcq} = 50 \text{ ps}$$

$$t_{\text{setup}} = 60 \text{ ps}$$

$$t_{\text{hold}}$$
 = 70 ps

$$t_{cd}$$
 = 25 ps

#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$

$$T_c >$$

$$f_{max} = 1/T_c =$$

 $t_{cd} = 25 \text{ ps}$ 

#### **Check hold time constraints:**

$$t_{\text{ccq}} + t_{cd} > t_{\text{hold}}$$
?



#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$
  
 $T_c > (50 + 105 + 60) \text{ ps} = 215 \text{ ps}$   
 $f_{max} = 1/T_c = 4.65 \text{ GHz}$ 

#### **Check hold time constraints:**

$$t_{\text{ccq}} + t_{cd} > t_{\text{hold}}$$
?



#### **Timing Characteristics**

$$t_{ccq}$$
 = 30 ps  
 $t_{pcq}$  = 50 ps  
 $t_{setup}$  = 60 ps  
 $t_{hold}$  = 70 ps  
 $t_{pd}$  = 35 ps

= 25 ps

#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$
  
 $T_c > (50 + 105 + 60) \text{ ps} = 215 \text{ ps}$ 

$$f_{max} = 1/T_c = 4.65 \text{ GHz}$$

 $t_{cd} = 25 \text{ ps}$ 

#### **Check hold time constraints:**

per gate

$$t_{ccq} + t_{cd} > t_{hold}$$
?  
(30 + 25) ps > 70 ps ?



#### **Timing Characteristics**

$$t_{ccq}$$
 = 30 ps

 $t_{pcq}$  = 50 ps

 $t_{setup}$  = 60 ps

 $t_{hold}$  = 70 ps

 $t_{pd}$  = 35 ps

 $t_{cd}$  = 25 ps

#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$
  
 $T_c > (50 + 105 + 60) \text{ ps} = 215 \text{ ps}$ 

$$f_{max} = 1/T_c = 4.65 \text{ GHz}$$

 $t_{cd} = 25 \text{ ps}$ 

#### **Check hold time constraints:**

$$t_{ccq} + t_{cd} > t_{hold}$$
?  
(30 + 25) ps > 70 ps ?

#### Add buffers to the short paths:



#### $t_{pd} =$

$$t_{cd} =$$

#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$

$$T_c >$$

$$f_c =$$

#### **Check hold time constraints:**

$$t_{\text{ccq}} + t_{cd} > t_{\text{hold}}$$
?

#### Add buffers to the short paths:



$$t_{pd}$$
 = 3 x 35 ps = 105 ps

$$t_{cd}$$
 = 2 x 25 ps = 50 ps

#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$

$$T_c >$$

$$f_c =$$

#### **Check hold time constraints:**

$$t_{\text{ccq}} + t_{cd} > t_{\text{hold}}$$
?

#### Add buffers to the short paths:



$$t_{pd}$$
 = 3 x 35 ps = 105 ps

$$t_{cd}$$
 = 2 x 25 ps = 50 ps

#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$

$$T_c > (50 + 105 + 60) \text{ ps} = 215 \text{ ps}$$

$$f_c = 1/T_c = 4.65 \text{ GHz}$$

#### **Check hold time constraints:**

$$t_{\text{ccq}} + t_{cd} > t_{\text{hold}}$$
?

#### Add buffers to the short paths:

#### Timing Characteristics



$$t_{pd}$$
 = 3 x 35 ps = 105 ps

$$t_{cd}$$
 = 2 x 25 ps = 50 ps

#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$

$$T_c > (50 + 105 + 60) \text{ ps} = 215 \text{ ps}$$

$$f_c = 1/T_c = 4.65 \text{ GHz}$$

**Check hold time constraints:** 

$$t_{\text{ccq}} + t_{cd} > t_{\text{hold}}$$
?

Note: no change to max frequency!

#### Add buffers to the short paths:



$$t_{pd}$$
 = 3 x 35 ps = 105 ps

$$t_{cd}$$
 = 2 x 25 ps = 50 ps

#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$

$$T_c > (50 + 105 + 60) \text{ ps} = 215 \text{ ps}$$

$$f_c = 1/T_c = 4.65 \text{ GHz}$$

#### **Check hold time constraints:**

$$t_{\text{ccq}} + t_{cd} > t_{\text{hold}}$$
?

$$(30 + 50) ps > 70 ps ?$$

#### Add buffers to the short paths:



$$t_{pd}$$
 = 3 x 35 ps = 105 ps

$$t_{cd}$$
 = 2 x 25 ps = 50 ps

#### **Check setup time constraints:**

$$T_c > t_{pcq} + t_{pd} + t_{setup}$$

$$T_c > (50 + 105 + 60) \text{ ps} = 215 \text{ ps}$$

$$f_c = 1/T_c = 4.65 \text{ GHz}$$

#### **Check hold time constraints:**

$$t_{ccq} + t_{cd} > t_{hold}$$
?  
(30 + 50) ps > 70 ps ?

**Timing Characteristics** 

= 30 ps

= 50 ps

= 60 ps

= 70 ps

= 35 ps

= 25 ps

### Clock Skew

- To make matters worse, clocks have delay too!
  - The clock does not reach all parts of the chip at the same time!

• Clock skew: time difference between two clock edges



## Clock Skew Example

Example of the Alpha 21264 clock skew spatial distribution



## Clock Skew: Setup Time Revisited

- Safe timing requires considering the worst-case skew
  - Clock arrives at R2 before R1
  - Leaves as little time as possible for the combinational logic



## Clock Skew: Hold Time Revisited

- Safe timing requires considering the worst-case skew
  - Clock arrives at R2 after R1
  - Increases the minimum required delay for the combinational logic





Signal must arrive at D2 *later*!

This effectively *increases* t<sub>hold</sub>:

$$t_{cd} + t_{ccq} > t_{hold} + t_{skew}$$

$$t_{cd} + t_{ccq} > t_{hold, effective}$$

## Clock Skew: Summary

- ullet Skew effectively increases both  $ullet_{\text{setup}}$  and  $ullet_{\text{hold}}$ 
  - Increased sequencing overhead
  - i.e., less useful work done per cycle

#### Designers must keep skew to a minimum

- Requires intelligent "clock network" across a chip
- Goal: clock arrives at all locations at roughly the same time



Source: Abdelhadi, Ameer, et al. "Timing-driven variation-aware nonuniform clock mesh synthesis." GLSVLSI'10.

## Delay in Verilog

## Gate Delay in Verilog

- Rise delay
  - Associated with a gate output transition to a 1 from another value.



#### Fall delay

Associated with a gate output transition to a 0 from another value.



## Gate Delay in Verilog

- Turn-off delay
  - Associated with a gate output transition to the high impedance value (z)
     from another value
- Delay for value change to x
  - Associated with a gate output transition to unknown value (x) from another value
  - The minimum of the three delays is considered

## Single Delay

- Delay for all transistors
  - buf #(delay\_time) a1(out, i)
  - buf #(5) a1(out, i)
  - buf #(mindelays:typdelays:maxdelays) a1(out, i)
  - buf #(4:5:6) a1(out, i)

## Single Delay (cont'd)

```
`timescale 1ns/100ps
                                                      Time = 0 in = 0
module buf gate();
                                                      out=x
           in;
req
                                                      Time = 5 in = 0
wire out;
                                                      out=0
buf #(5) (out, in)
                                                      Time = 10 in = 1
initial begin
                                                      out=0
$monitor ("Time = %g in = %b out=%b", $time, in, out);
                                                      Time = 15 in = 1
  in = 0;
  #10 in = 1:
  #10 in = 0;
  #10 $finish;
end
endmodule
```

## Two Delays

- Delay for rise and fall specifications
  - and #(rise\_val, fall\_val) a1(out, i1, i2)
  - and #(4, 6) a1(out, i1, i2)
  - and #(mindelays: typdelays: maxdelays, mindelays: typdelays: maxdelays)
     a1(out, i1, i2)
  - and #(3:4:5, 5:6:7) a1(out, i1, i2)

## Two Delays (cont'd)

```
`timescale 1ns/100ps
module buf_gate();
reg          in;
wire          out;
buf #(2,3) (out, in);
initial begin
$monitor("Time = %g in = %b out=%b", $time, in, out);
    in = 0;
    #10 in = 1;
    #10 in = 0;
    #10 $finish;
end
endmodule
```

```
Time = 0 in = 0

out=x Time = 3 in =

0 out=0 Time = 10 in

= 1 out=0 Time = 12

in = 1 out=1 Time =

20 in = 0 out=1

Time = 23 in = 0
```



## Three Delays

- Delay for rise, fall, and turn-off specifications
  - bufif0 #(rise\_val, fall\_val, turnoff\_val) a1(out, in, control)
  - bufif0 #(3, 4, 5) a1(out, in, control)
  - bufif0 #(mindelay: typdelay: maxdelay, .., mindelay: typdelay: maxdelay)
     a1(out, i1, i2)
  - bufif0 #(2:3:4, 3:4:5, 4:5:6) a1(out, i1, control)

## All Delays (cont'd)

```
`timescale 1ns/100ps
module buf gate();
      in;
req
wire rise-delay;
wire fall delay;
wire all delay;
buf \#(1,0) U rise (rise delay, in);
buf #(0,1)U_fall (fall_delay, in);
buf #1
            U all (all delay, in);)
initial begin
in = 0;
#10 in = 1:
  #10 in = 0;
  #20 Sfinish:
end
endmodule
```

```
Time = 0 in = 0 rise_delay = 0 fall_delay = x all_delay = x

Time = 1 in = 0 rise_delay = 0 fall_delay = 0 all_delay = 0

Time = 10 in = 1 rise_delay = 0 fall_delay = 1 all_delay = 0

Time = 11 in = 1 rise_delay = 1 fall_delay = 1 all_delay = 1

Time = 20 in = 0 rise_delay = 0 fall_delay = 1 all_delay = 1

Time = 21 in = 0 rise_delay = 0 fall_delay = 0 all_delay = 0
```



## #`num`

- •Number of ticks simulator should delay current statement execution
  - # 1 bufif0 #(3, 4, 5) a1(out, in, control)

# Delay Specification in Verilog (cont'd)

 Method of choosing a min/typ/max value may vary for different simulators.

#### Example:

ModelSim SE 6.0

Simulate -> Start Simulation: Tab -> Verilog:

Box -> delay selection

- `timescale Time Unit/Simulation Precision
- timescale 1ns/100ps

# Delay Specification in Verilog (cont'd)



## Sample 1



## Sample 1: Design Block

```
`timescale 1ns/100ps
module D(out, a, b, c);
  input a, b, c;
  output out;
  wire e;

and #(5)(e, a, b);
  or #(4)(out, e, c);
endmodule
```



## Sample 1: Test Block

```
module top;
       reg A, B, C;
       wire OUT;
       D d1 (OUT, A, B, C);
initial
       begin
       A= 1'b0; B= 1'b0; C= 1'b0;
       #10 A= 1'b1; B= 1'b1; C=
1'b1;
       #10 A= 1'b1; B= 1'b0; C=
1'b0;
       #20 $finish;
```



## Sample 1: Timing Analysis

```
module top;
A= 1'b0; B= 1'b0; C= 1'b0;
#10 A= 1'b1; B= 1'b1; C= 1'b1;
#10 A= 1'b1; B= 1'b0; C= 1'b0;
#20 $finish;
endmodule
                                XXXX
                            OUT XXXXXXX
                           Time 0
                                                   14 15
                                                                      20
```

### Thank You

